diff options
Diffstat (limited to 'linux')
-rw-r--r-- | linux/drivers/media/video/saa7115.c | 779 | ||||
-rw-r--r-- | linux/drivers/media/video/saa711x_regs.h | 549 |
2 files changed, 991 insertions, 337 deletions
diff --git a/linux/drivers/media/video/saa7115.c b/linux/drivers/media/video/saa7115.c index 9abb35c09..4b5e09adc 100644 --- a/linux/drivers/media/video/saa7115.c +++ b/linux/drivers/media/video/saa7115.c @@ -34,6 +34,7 @@ */ #include "compat.h" +#include "saa711x_regs.h" #include <linux/kernel.h> #include <linux/module.h> @@ -122,387 +123,472 @@ static inline int saa7115_read(struct i2c_client *client, u8 reg) static const unsigned char saa7115_init_auto_input[] = { /* Front-End Part */ - 0x01, 0x48, /* white peak control disabled */ - 0x03, 0x20, /* was 0x30. 0x20: long vertical blanking */ - 0x04, 0x90, /* analog gain set to 0 */ - 0x05, 0x90, /* analog gain set to 0 */ + INC_DELAY, 0x48, /* white peak control disabled */ + ANALOG_INPUT_CNTL_2, 0x20, /* was 0x30. 0x20: long vertical blanking */ + ANALOG_INPUT_CNTL_3, 0x90, /* analog gain set to 0 */ + ANALOG_INPUT_CNTL_4, 0x90, /* analog gain set to 0 */ /* Decoder Part */ - 0x06, 0xeb, /* horiz sync begin = -21 */ - 0x07, 0xe0, /* horiz sync stop = -17 */ - 0x0a, 0x80, /* was 0x88. decoder brightness, 0x80 is itu standard */ - 0x0b, 0x44, /* was 0x48. decoder contrast, 0x44 is itu standard */ - 0x0c, 0x40, /* was 0x47. decoder saturation, 0x40 is itu standard */ - 0x0d, 0x00, /* chrominance hue control */ - 0x0f, 0x00, /* chrominance gain control: use automicatic mode */ - 0x10, 0x06, /* chrominance/luminance control: active adaptive combfilter */ - 0x11, 0x00, /* delay control */ - 0x12, 0x9d, /* RTS0 output control: VGATE */ - 0x13, 0x80, /* X-port output control: ITU656 standard mode, RTCO output enable RTCE */ - 0x14, 0x00, /* analog/ADC/auto compatibility control */ - 0x18, 0x40, /* raw data gain 0x00 = nominal */ - 0x19, 0x80, /* raw data offset 0x80 = 0 LSB */ - 0x1a, 0x77, /* color killer level control 0x77 = recommended */ - 0x1b, 0x42, /* misc chroma control 0x42 = recommended */ - 0x1c, 0xa9, /* combfilter control 0xA9 = recommended */ - 0x1d, 0x01, /* combfilter control 0x01 = recommended */ + HORIZ_SYNC_START, 0xeb, /* horiz sync begin = -21 */ + HORIZ_SYNC_STOP, 0xe0, /* horiz sync stop = -17 */ + LUMA_BRIGHTNESS_CNTL, 0x80, /* was 0x88. decoder brightness, 0x80 is itu standard */ + LUMA_CONTRAST_CNTL, 0x44, /* was 0x48. decoder contrast, 0x44 is itu standard */ + CHROMA_SATURATION_CNTL, 0x40, /* was 0x47. decoder saturation, 0x40 is itu standard */ + CHROMA_HUE_CNTL, 0x00, + CHROMA_GAIN_CNTL, 0x00, /* use automatic gain */ + CHROMA_CNTL_2, 0x06, /* chroma: active adaptive combfilter */ + MODE_DELAY_CNTL, 0x00, + RT_SIGNAL_CNTL, 0x9d, /* RTS0 output control: VGATE */ + RT_X_PORT_OUTPUT_CNTL, 0x80, /* ITU656 standard mode, RTCO output enable RTCE */ + ANALOG_ADC_COMPAT_CNTL, 0x00, + RAW_DATA_GAIN_CNTL, 0x40, /* gain 0x00 = nominal */ + RAW_DATA_OFF_CNTL, 0x80, + COLOR_KILLER_LEVEL_CNTL, 0x77, /* recommended value */ + MISC_TVVCRDET, 0x42, /* recommended value */ + ENHANCED_COMB_CTRL1, 0xa9, /* recommended value */ + ENHANCED_COMB_CTRL2, 0x01, /* recommended value */ /* Power Device Control */ - 0x88, 0xd0, /* reset device */ - 0x88, 0xf0, /* set device programmed, all in operational mode */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset device */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* set device programmed, all in operational mode */ 0x00, 0x00 }; static const unsigned char saa7115_cfg_reset_scaler[] = { - 0x87, 0x00, /* disable I-port output */ - 0x88, 0xd0, /* reset scaler */ - 0x88, 0xf0, /* activate scaler */ - 0x87, 0x01, /* enable I-port output */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x00, /* disable I-port output */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* activate scaler */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* enable I-port output */ 0x00, 0x00 }; /* ============== SAA7715 VIDEO templates ============= */ static const unsigned char saa7115_cfg_60hz_fullres_x[] = { - 0xcc, 0xd0, /* hsize low (output), hor. output window size = 0x2d0 = 720 */ - 0xcd, 0x02, /* hsize hi (output) */ + /* hsize = 0x2d0 = 720 */ + B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02, /* Why not in 60hz-Land, too? */ - 0xd0, 0x01, /* downscale = 1 */ - 0xd8, 0x00, /* hor lum scaling 0x0400 = 1 */ - 0xd9, 0x04, - 0xdc, 0x00, /* hor chrom scaling 0x0200. must be hor lum scaling / 2 */ - 0xdd, 0x02, /* H-scaling incr chroma */ + B_HORIZ_PRESCALING, 0x01, /* downscale = 1 */ + /* hor lum scaling 0x0400 = 1 */ + B_HORIZ_LUMA_SCALING_INC, 0x00, + B_HORIZ_LUMA_SCALING_INC_MSB, 0x04, + + /* must be hor lum scaling / 2 */ + B_HORIZ_CHROMA_SCALING, 0x00, + B_HORIZ_CHROMA_SCALING_MSB, 0x02, 0x00, 0x00 }; + static const unsigned char saa7115_cfg_60hz_fullres_y[] = { - 0xce, 0xf8, /* vsize low (output), ver. output window size = 248 (but 60hz is 240?) */ - 0xcf, 0x00, /* vsize hi (output) */ + /* output window size = 248 (but 60hz is 240?) */ + B_VERT_OUTPUT_WINDOW_LENGTH, 0xf8, + B_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00, /* Why not in 60hz-Land, too? */ - 0xd5, 0x40, /* Lum contrast, nominal value = 0x40 */ - 0xd6, 0x40, /* Chroma satur. nominal value = 0x80 */ + B_LUMA_CONTRAST_CNTL, 0x40, /* Lum contrast, nominal value = 0x40 */ + B_CHROMA_SATURATION_CNTL, 0x40, /* Chroma satur. nominal value = 0x80 */ - 0xe0, 0x00, /* V-scaling incr luma low */ - 0xe1, 0x04, /* " hi */ - 0xe2, 0x00, /* V-scaling incr chroma low */ - 0xe3, 0x04, /* " hi */ + B_VERT_LUMA_SCALING_INC, 0x00, + B_VERT_LUMA_SCALING_INC_MSB, 0x04, + + B_VERT_CHROMA_SCALING_INC, 0x00, + B_VERT_CHROMA_SCALING_INC_MSB, 0x04, 0x00, 0x00 }; static const unsigned char saa7115_cfg_60hz_video[] = { - 0x80, 0x00, /* reset tasks */ - 0x88, 0xd0, /* reset scaler */ + GLOBAL_CNTL_1, 0x00, /* reset tasks */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ - 0x15, 0x03, /* VGATE pulse start */ - 0x16, 0x11, /* VGATE pulse stop */ - 0x17, 0x9c, /* VGATE MSB and other values */ + VGATE_START_FID_CHANGE, 0x03, + VGATE_STOP, 0x11, + MISC_VGATE_CONF_AND_MSBS, 0x9c, - 0x08, 0x68, /* 0xBO: auto detection, 0x68 = NTSC */ - 0x0e, 0x07, /* lots of different stuff... video autodetection is on */ + SYNC_CNTL, 0x68, /* 0xBO: auto detection, 0x68 = NTSC */ + CHROMA_CNTL_1, 0x07, /* video autodetection is on */ - 0x5a, 0x06, /* Vertical offset, standard 60hz value for ITU656 line counting */ + VERT_OFF_FOR_SLICER, 0x06, /* standard 60hz value for ITU656 line counting */ /* Task A */ - 0x90, 0x80, /* Task Handling Control */ - 0x91, 0x48, /* X-port formats/config */ - 0x92, 0x40, /* Input Ref. signal Def. */ - 0x93, 0x84, /* I-port config */ - 0x94, 0x01, /* hoffset low (input), 0x0002 is minimum */ - 0x95, 0x00, /* hoffset hi (input) */ - 0x96, 0xd0, /* hsize low (input), 0x02d0 = 720 */ - 0x97, 0x02, /* hsize hi (input) */ - 0x98, 0x05, /* voffset low (input) */ - 0x99, 0x00, /* voffset hi (input) */ - 0x9a, 0x0c, /* vsize low (input), 0x0c = 12 */ - 0x9b, 0x00, /* vsize hi (input) */ - 0x9c, 0xa0, /* hsize low (output), 0x05a0 = 1440 */ - 0x9d, 0x05, /* hsize hi (output) */ - 0x9e, 0x0c, /* vsize low (output), 0x0c = 12 */ - 0x9f, 0x00, /* vsize hi (output) */ + A_TASK_HANDLING_CNTL, 0x80, + A_X_PORT_FORMATS_AND_CONF, 0x48, + A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40, + A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84, + + /* hoffset low (input), 0x0002 is minimum */ + A_HORIZ_INPUT_WINDOW_START, 0x01, + A_HORIZ_INPUT_WINDOW_START_MSB, 0x00, + + /* hsize low (input), 0x02d0 = 720 */ + A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0, + A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02, + + A_VERT_INPUT_WINDOW_START, 0x05, + A_VERT_INPUT_WINDOW_START_MSB, 0x00, + + A_VERT_INPUT_WINDOW_LENGTH, 0x0c, + A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00, + + A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0, + A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05, + + A_VERT_OUTPUT_WINDOW_LENGTH, 0x0c, + A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00, /* Task B */ - 0xc0, 0x00, /* Task Handling Control */ - 0xc1, 0x08, /* X-port formats/config */ - 0xc2, 0x00, /* Input Ref. signal Def. */ - 0xc3, 0x80, /* I-port config */ - 0xc4, 0x02, /* hoffset low (input), 0x0002 is minimum */ - 0xc5, 0x00, /* hoffset hi (input) */ - 0xc6, 0xd0, /* hsize low (input), 0x02d0 = 720 */ - 0xc7, 0x02, /* hsize hi (input) */ - 0xc8, 0x12, /* voffset low (input), 0x12 = 18 */ - 0xc9, 0x00, /* voffset hi (input) */ - 0xca, 0xf8, /* vsize low (input), 0xf8 = 248 */ - 0xcb, 0x00, /* vsize hi (input) */ - 0xcc, 0xd0, /* hsize low (output), 0x02d0 = 720 */ - 0xcd, 0x02, /* hsize hi (output) */ - - 0xf0, 0xad, /* Set PLL Register. 60hz 525 lines per frame, 27 MHz */ - 0xf1, 0x05, /* low bit with 0xF0 */ - 0xf5, 0xad, /* Set pulse generator register */ - 0xf6, 0x01, - - 0x87, 0x00, /* Disable I-port output */ - 0x88, 0xd0, /* reset scaler */ - 0x80, 0x20, /* Activate only task "B", continuous mode (was 0xA0) */ - 0x88, 0xf0, /* activate scaler */ - 0x87, 0x01, /* Enable I-port output */ + B_TASK_HANDLING_CNTL, 0x00, + B_X_PORT_FORMATS_AND_CONF, 0x08, + B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00, + B_I_PORT_FORMATS_AND_CONF, 0x80, + + /* 0x0002 is minimum */ + B_HORIZ_INPUT_WINDOW_START, 0x02, + B_HORIZ_INPUT_WINDOW_START_MSB, 0x00, + + /* 0x02d0 = 720 */ + B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02, + + /* vwindow start 0x12 = 18 */ + B_VERT_INPUT_WINDOW_START, 0x12, + B_VERT_INPUT_WINDOW_START_MSB, 0x00, + + /* vwindow length 0xf8 = 248 */ + B_VERT_INPUT_WINDOW_LENGTH, 0xf8, + B_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00, + + /* hwindow 0x02d0 = 720 */ + B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02, + + LFCO_PER_LINE, 0xad, /* Set PLL Register. 60hz 525 lines per frame, 27 MHz */ + P_I_PARAM_SELECT, 0x05, /* low bit with 0xF0 */ + PULSGEN_LINE_LENGTH, 0xad, + PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01, + + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x00, /* Disable I-port output */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ + GLOBAL_CNTL_1, 0x20, /* Activate only task "B", continuous mode (was 0xA0) */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* activate scaler */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* Enable I-port output */ 0x00, 0x00 }; static const unsigned char saa7115_cfg_50hz_fullres_x[] = { - 0xcc, 0xd0, /* hsize low (output), 720 same as 60hz */ - 0xcd, 0x02, /* hsize hi (output) */ + /* hsize low (output), 720 same as 60hz */ + B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02, + + B_HORIZ_PRESCALING, 0x01, /* down scale = 1 */ + B_HORIZ_LUMA_SCALING_INC, 0x00, /* hor lum scaling 0x0400 = 1 */ + B_HORIZ_LUMA_SCALING_INC_MSB, 0x04, - 0xd0, 0x01, /* down scale = 1 */ - 0xd8, 0x00, /* hor lum scaling 0x0400 = 1 */ - 0xd9, 0x04, - 0xdc, 0x00, /* hor chrom scaling 0x0200. must be hor lum scaling / 2 */ - 0xdd, 0x02, /* H-scaling incr chroma */ + /* must be hor lum scaling / 2 */ + B_HORIZ_CHROMA_SCALING, 0x00, + B_HORIZ_CHROMA_SCALING_MSB, 0x02, 0x00, 0x00 }; static const unsigned char saa7115_cfg_50hz_fullres_y[] = { - 0xce, 0x20, /* vsize low (output), 0x0120 = 288 */ - 0xcf, 0x01, /* vsize hi (output) */ + /* vsize low (output), 0x0120 = 288 */ + B_VERT_OUTPUT_WINDOW_LENGTH, 0x20, + B_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x01, - 0xd5, 0x40, /* Lum contrast, nominal value = 0x40 */ - 0xd6, 0x40, /* Chroma satur. nominal value = 0x80 */ + B_LUMA_CONTRAST_CNTL, 0x40, /* Lum contrast, nominal value = 0x40 */ + B_CHROMA_SATURATION_CNTL, 0x40, /* Chroma satur. nominal value = 0x80 */ - 0xe0, 0x00, /* V-scaling incr luma low */ - 0xe1, 0x04, /* " hi */ - 0xe2, 0x00, /* V-scaling incr chroma low */ - 0xe3, 0x04, /* " hi */ + B_VERT_LUMA_SCALING_INC, 0x00, + B_VERT_LUMA_SCALING_INC_MSB, 0x04, + + B_VERT_CHROMA_SCALING_INC, 0x00, + B_VERT_CHROMA_SCALING_INC_MSB, 0x04, 0x00, 0x00 }; static const unsigned char saa7115_cfg_50hz_video[] = { - 0x80, 0x00, /* reset tasks */ - 0x88, 0xd0, /* reset scaler */ + GLOBAL_CNTL_1, 0x00, + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ - 0x15, 0x37, /* VGATE start */ - 0x16, 0x16, /* VGATE stop */ - 0x17, 0x99, /* VGATE MSB and other values */ + VGATE_START_FID_CHANGE, 0x37, /* VGATE start */ + VGATE_STOP, 0x16, + MISC_VGATE_CONF_AND_MSBS, 0x99, - 0x08, 0x28, /* 0x28 = PAL */ - 0x0e, 0x07, /* chrominance control 1 */ + SYNC_CNTL, 0x28, /* 0x28 = PAL */ + CHROMA_CNTL_1, 0x07, - 0x5a, 0x03, /* Vertical offset, standard 50hz value */ + VERT_OFF_FOR_SLICER, 0x03, /* standard 50hz value */ /* Task A */ - 0x90, 0x81, /* Task Handling Control */ - 0x91, 0x48, /* X-port formats/config */ - 0x92, 0x40, /* Input Ref. signal Def. */ - 0x93, 0x84, /* I-port config */ + A_TASK_HANDLING_CNTL, 0x81, + A_X_PORT_FORMATS_AND_CONF, 0x48, + A_X_PORT_INPUT_REFERENCE_SIGNAL, 0x40, + A_I_PORT_OUTPUT_FORMATS_AND_CONF, 0x84, + /* This is weird: the datasheet says that you should use 2 as the minimum value, */ /* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */ - 0x94, 0x00, /* hoffset low (input), 0x0002 is minimum */ - 0x95, 0x00, /* hoffset hi (input) */ - 0x96, 0xd0, /* hsize low (input), 0x02d0 = 720 */ - 0x97, 0x02, /* hsize hi (input) */ - 0x98, 0x03, /* voffset low (input) */ - 0x99, 0x00, /* voffset hi (input) */ - 0x9a, 0x12, /* vsize low (input), 0x12 = 18 */ - 0x9b, 0x00, /* vsize hi (input) */ - 0x9c, 0xa0, /* hsize low (output), 0x05a0 = 1440 */ - 0x9d, 0x05, /* hsize hi (output) */ - 0x9e, 0x12, /* vsize low (output), 0x12 = 18 */ - 0x9f, 0x00, /* vsize hi (output) */ + /* hoffset low (input), 0x0002 is minimum */ + A_HORIZ_INPUT_WINDOW_START, 0x00, + A_HORIZ_INPUT_WINDOW_START_MSB, 0x00, + + /* hsize low (input), 0x02d0 = 720 */ + A_HORIZ_INPUT_WINDOW_LENGTH, 0xd0, + A_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02, + + A_VERT_INPUT_WINDOW_START, 0x03, + A_VERT_INPUT_WINDOW_START_MSB, 0x00, + + /* vsize 0x12 = 18 */ + A_VERT_INPUT_WINDOW_LENGTH, 0x12, + A_VERT_INPUT_WINDOW_LENGTH_MSB, 0x00, + + /* hsize 0x05a0 = 1440 */ + A_HORIZ_OUTPUT_WINDOW_LENGTH, 0xa0, + A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x05, /* hsize hi (output) */ + A_VERT_OUTPUT_WINDOW_LENGTH, 0x12, /* vsize low (output), 0x12 = 18 */ + A_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x00, /* vsize hi (output) */ /* Task B */ - 0xc0, 0x00, /* Task Handling Control */ - 0xc1, 0x08, /* X-port formats/config */ - 0xc2, 0x00, /* Input Ref. signal Def. */ - 0xc3, 0x80, /* I-port config */ - 0xc4, 0x00, /* hoffset low (input), 0x0002 is minimum. See comment at 0x94 above. */ - 0xc5, 0x00, /* hoffset hi (input) */ - 0xc6, 0xd0, /* hsize low (input), 0x02d0 = 720 */ - 0xc7, 0x02, /* hsize hi (input) */ - 0xc8, 0x16, /* voffset low (input), 0x16 = 22 */ - 0xc9, 0x00, /* voffset hi (input) */ - 0xca, 0x20, /* vsize low (input), 0x0120 = 288 */ - 0xcb, 0x01, /* vsize hi (input) */ - 0xcc, 0xd0, /* hsize low (output), 0x02d0 = 720 */ - 0xcd, 0x02, /* hsize hi (output) */ - 0xce, 0x20, /* vsize low (output), 0x0120 = 288 */ - 0xcf, 0x01, /* vsize hi (output) */ - - 0xf0, 0xb0, /* Set PLL Register. 50hz 625 lines per frame, 27 MHz */ - 0xf1, 0x05, /* low bit with 0xF0, (was 0x05) */ - 0xf5, 0xb0, /* Set pulse generator register */ - 0xf6, 0x01, - - 0x87, 0x00, /* Disable I-port output */ - 0x88, 0xd0, /* reset scaler (was 0xD0) */ - 0x80, 0x20, /* Activate only task "B" */ - 0x88, 0xf0, /* activate scaler */ - 0x87, 0x01, /* Enable I-port output */ + B_TASK_HANDLING_CNTL, 0x00, + B_X_PORT_FORMATS_AND_CONF, 0x08, + B_INPUT_REFERENCE_SIGNAL_DEFINITION, 0x00, + B_I_PORT_FORMATS_AND_CONF, 0x80, + + /* This is weird: the datasheet says that you should use 2 as the minimum value, */ + /* but Hauppauge uses 0, and changing that to 2 causes indeed problems (for 50hz) */ + /* hoffset low (input), 0x0002 is minimum. See comment above. */ + B_HORIZ_INPUT_WINDOW_START, 0x00, + B_HORIZ_INPUT_WINDOW_START_MSB, 0x00, + + /* hsize 0x02d0 = 720 */ + B_HORIZ_INPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_INPUT_WINDOW_LENGTH_MSB, 0x02, + + /* voffset 0x16 = 22 */ + B_VERT_INPUT_WINDOW_START, 0x16, + B_VERT_INPUT_WINDOW_START_MSB, 0x00, + + /* vsize 0x0120 = 288 */ + B_VERT_INPUT_WINDOW_LENGTH, 0x20, + B_VERT_INPUT_WINDOW_LENGTH_MSB, 0x01, + + /* hsize 0x02d0 = 720 */ + B_HORIZ_OUTPUT_WINDOW_LENGTH, 0xd0, + B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, 0x02, + + /* vsize 0x0120 = 288 */ + B_VERT_OUTPUT_WINDOW_LENGTH, 0x20, + B_VERT_OUTPUT_WINDOW_LENGTH_MSB, 0x01, + + LFCO_PER_LINE, 0xb0, /* Set PLL Register. 50hz 625 lines per frame, 27 MHz */ + P_I_PARAM_SELECT, 0x05, /* low bit with 0xF0, (was 0x05) */ + PULSGEN_LINE_LENGTH, 0xb0, + PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG, 0x01, + + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x00, /* Disable I-port output */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler (was 0xD0) */ + GLOBAL_CNTL_1, 0x20, /* Activate only task "B" */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* activate scaler */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* Enable I-port output */ + 0x00, 0x00 }; /* ============== SAA7715 VIDEO templates (end) ======= */ static const unsigned char saa7115_cfg_vbi_on[] = { - 0x80, 0x00, /* reset tasks */ - 0x88, 0xd0, /* reset scaler */ - 0x80, 0x30, /* Activate both tasks */ - 0x88, 0xf0, /* activate scaler */ - 0x87, 0x01, /* Enable I-port output */ + GLOBAL_CNTL_1, 0x00, /* reset tasks */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ + GLOBAL_CNTL_1, 0x30, /* Activate both tasks */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* activate scaler */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* Enable I-port output */ + 0x00, 0x00 }; static const unsigned char saa7115_cfg_vbi_off[] = { - 0x80, 0x00, /* reset tasks */ - 0x88, 0xd0, /* reset scaler */ - 0x80, 0x20, /* Activate only task "B" */ - 0x88, 0xf0, /* activate scaler */ - 0x87, 0x01, /* Enable I-port output */ + GLOBAL_CNTL_1, 0x00, /* reset tasks */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, /* reset scaler */ + GLOBAL_CNTL_1, 0x20, /* Activate only task "B" */ + POWER_SAVE_ADC_PORT_CNTL, 0xf0, /* activate scaler */ + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* Enable I-port output */ + 0x00, 0x00 }; #if 1 /* saa7113 init codes */ static const unsigned char saa7113_init_auto_input[] = { - 0x01, 0x08, /* PH7113_INCREMENT_DELAY - (1) (1) (1) (1) IDEL3 IDEL2 IDELL1 IDEL0 */ - 0x02, 0xc2, /* PH7113_ANALOG_INPUT_CONTR_1 - FUSE1 FUSE0 GUDL1 GUDL0 MODE3 MODE2 MODE1 MODE0 */ - 0x03, 0x30, /* PH7113_ANALOG_INPUT_CONTR_2 - (1) HLNRS VBSL WPOFF HOLDG GAFIX GAI28 GAI18 */ - 0x04, 0x00, /* PH7113_ANALOG_INPUT_CONTR_3 - GAI17 GAI16 GAI15 GAI14 GAI13 GAI12 GAI11 GAI10 */ - 0x05, 0x00, /* PH7113_ANALOG_INPUT_CONTR_4 - GAI27 GAI26 GAI25 GAI24 GAI23 GAI22 GAI21 GAI20 */ - 0x06, 0x89, /* PH7113_HORIZONTAL_SYNC_START - HSB7 HSB6 HSB5 HSB4 HSB3 HSB2 HSB1 HSB0 */ - 0x07, 0x0d, /* PH7113_HORIZONTAL_SYNC_STOP - HSS7 HSS6 HSS5 HSS4 HSS3 HSS2 HSS1 HSS0 */ - 0x08, 0x88, /* PH7113_SYNC_CONTROL - AUFD FSEL FOET HTC1 HTC0 HPLL VNOI1 VNOI0 */ - 0x09, 0x01, /* PH7113_LUMINANCE_CONTROL - BYPS PREF BPSS1 BPSS0 VBLB UPTCV APER1 APER0 */ - 0x0a, 0x80, /* PH7113_LUMINANCE_BRIGHTNESS - BRIG7 BRIG6 BRIG5 BRIG4 BRIG3 BRIG2 BRIG1 BRIG0 */ - 0x0b, 0x47, /* PH7113_LUMINANCE_CONTRAST - CONT7 CONT6 CONT5 CONT4 CONT3 CONT2 CONT1 CONT0 */ - 0x0c, 0x40, /* PH7113_CHROMA_SATURATION - SATN7 SATN6 SATN5 SATN4 SATN3 SATN2 SATN1 SATN0 */ - 0x0d, 0x00, /* PH7113_CHROMA_HUE_CONTROL - HUEC7 HUEC6 HUEC5 HUEC4 HUEC3 HUEC2 HUEC1 HUEC0 */ - 0x0e, 0x01, /* PH7113_CHROMA_CONTROL - CDTO CSTD2 CSTD1 CSTD0 DCCF FCTC CHBW1 CHBW0 */ - 0x0f, 0x2a, /* PH7113_CHROMA_GAIN_CONTROL - ACGC CGAIN6 CGAIN5 CGAIN4 CGAIN3 CGAIN2 CGAIN1 CGAIN0 */ - 0x10, 0x08, /* PH7113_FORMAT_DELAY_CONTROL - OFTS1 OFTS0 HDEL1 HDEL0 VRLN YDEL2 YDEL1 YDEL0 */ - 0x11, 0x0c, /* PH7113_OUTPUT_CONTROL_1 - GPSW1 CM99 GPSW0 HLSEL OEYC OERT VIPB COLO */ - 0x12, 0x07, /* PH7113_OUTPUT_CONTROL_2 - RTSE13 RTSE12 RTSE11 RTSE10 RTSE03 RTSE02 RTSE01 RTSE00 */ - 0x13, 0x00, /* PH7113_OUTPUT_CONTROL_3 - ADLSB (1) (1) OLDSB FIDP (1) AOSL1 AOSL0 */ - 0x14, 0x00, /* RESERVED 14 - (1) (1) (1) (1) (1) (1) (1) (1) */ - 0x15, 0x00, /* PH7113_V_GATE1_START - VSTA7 VSTA6 VSTA5 VSTA4 VSTA3 VSTA2 VSTA1 VSTA0 */ - 0x16, 0x00, /* PH7113_V_GATE1_STOP - VSTO7 VSTO6 VSTO5 VSTO4 VSTO3 VSTO2 VSTO1 VSTO0 */ - 0x17, 0x00, /* PH7113_V_GATE1_MSB - (1) (1) (1) (1) (1) (1) VSTO8 VSTA8 */ + INC_DELAY, 0x08, + ANALOG_INPUT_CNTL_1, 0xc2, + ANALOG_INPUT_CNTL_2, 0x30, + ANALOG_INPUT_CNTL_3, 0x00, + ANALOG_INPUT_CNTL_4, 0x00, + HORIZ_SYNC_START, 0x89, + HORIZ_SYNC_STOP, 0x0d, + SYNC_CNTL, 0x88, + LUMA_CNTL, 0x01, + LUMA_BRIGHTNESS_CNTL, 0x80, + LUMA_CONTRAST_CNTL, 0x47, + CHROMA_SATURATION_CNTL, 0x40, + CHROMA_HUE_CNTL, 0x00, + CHROMA_CNTL_1, 0x01, + CHROMA_GAIN_CNTL, 0x2a, + CHROMA_CNTL_2, 0x08, + MODE_DELAY_CNTL, 0x0c, + RT_SIGNAL_CNTL, 0x07, + RT_X_PORT_OUTPUT_CNTL, 0x00, + ANALOG_ADC_COMPAT_CNTL, 0x00, + VGATE_START_FID_CHANGE, 0x00, + VGATE_STOP, 0x00, + MISC_VGATE_CONF_AND_MSBS, 0x00, + 0x00, 0x00 }; #endif static const unsigned char saa7115_init_misc[] = { - 0x81, 0x01, /* reg 0x15,0x16 define blanking window */ - 0x82, 0x00, - 0x83, 0x01, /* I port settings */ - 0x84, 0x20, - 0x85, 0x21, - 0x86, 0xc5, - 0x87, 0x01, + VERT_SYNC_FLD_ID_SRC_SEL_AND_RETIMED_V_F, 0x01, + 0x82, 0x00, /* Reserved register - value should be zero*/ + X_PORT_I_O_ENABLE_AND_OUTPUT_CLOCK, 0x01, + I_PORT_SIGNAL_DEFINITIONS, 0x20, + I_PORT_SIGNAL_POLARITIES, 0x21, + I_PORT_FIFO_FLAG_CNTL_AND_ARBITRATION, 0xc5, + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 0x01, /* Task A */ - 0xa0, 0x01, /* down scale = 1 */ - 0xa1, 0x00, /* prescale accumulation length = 1 */ - 0xa2, 0x00, /* dc gain and fir prefilter control */ - 0xa4, 0x80, /* Lum Brightness, nominal value = 0x80 */ - 0xa5, 0x40, /* Lum contrast, nominal value = 0x40 */ - 0xa6, 0x40, /* Chroma satur. nominal value = 0x80 */ - 0xa8, 0x00, /* hor lum scaling 0x0200 = 2 zoom */ - 0xa9, 0x02, /* note: 2 x zoom ensures that VBI lines have same length as video lines. */ - 0xaa, 0x00, /* H-phase offset Luma = 0 */ - 0xac, 0x00, /* hor chrom scaling 0x0200. must be hor lum scaling / 2 */ - 0xad, 0x01, /* H-scaling incr chroma */ - 0xae, 0x00, /* H-phase offset chroma. must be offset luma / 2 */ - - 0xb0, 0x00, /* V-scaling incr luma low */ - 0xb1, 0x04, /* " hi */ - 0xb2, 0x00, /* V-scaling incr chroma low */ - 0xb3, 0x04, /* " hi */ - 0xb4, 0x01, /* V-scaling mode control */ - 0xb8, 0x00, /* V-phase offset chroma 00 */ - 0xb9, 0x00, /* V-phase offset chroma 01 */ - 0xba, 0x00, /* V-phase offset chroma 10 */ - 0xbb, 0x00, /* V-phase offset chroma 11 */ - 0xbc, 0x00, /* V-phase offset luma 00 */ - 0xbd, 0x00, /* V-phase offset luma 01 */ - 0xbe, 0x00, /* V-phase offset luma 10 */ - 0xbf, 0x00, /* V-phase offset luma 11 */ + A_HORIZ_PRESCALING, 0x01, + A_ACCUMULATION_LENGTH, 0x00, + A_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00, + + /* Configure controls at nominal value*/ + A_LUMA_BRIGHTNESS_CNTL, 0x80, + A_LUMA_CONTRAST_CNTL, 0x40, + A_CHROMA_SATURATION_CNTL, 0x40, + + /* note: 2 x zoom ensures that VBI lines have same length as video lines. */ + A_HORIZ_LUMA_SCALING_INC, 0x00, + A_HORIZ_LUMA_SCALING_INC_MSB, 0x02, + + A_HORIZ_LUMA_PHASE_OFF, 0x00, + + /* must be horiz lum scaling / 2 */ + A_HORIZ_CHROMA_SCALING_INC, 0x00, + A_HORIZ_CHROMA_SCALING_INC_MSB, 0x01, + + /* must be offset luma / 2 */ + A_HORIZ_CHROMA_PHASE_OFF, 0x00, + + A_VERT_LUMA_SCALING_INC, 0x00, + A_VERT_LUMA_SCALING_INC_MSB, 0x04, + + A_VERT_CHROMA_SCALING_INC, 0x00, + A_VERT_CHROMA_SCALING_INC_MSB, 0x04, + + A_VERT_SCALING_MODE_CNTL, 0x01, + + A_VERT_CHROMA_PHASE_OFF_00, 0x00, + A_VERT_CHROMA_PHASE_OFF_01, 0x00, + A_VERT_CHROMA_PHASE_OFF_10, 0x00, + A_VERT_CHROMA_PHASE_OFF_11, 0x00, + + A_VERT_LUMA_PHASE_OFF_00, 0x00, + A_VERT_LUMA_PHASE_OFF_01, 0x00, + A_VERT_LUMA_PHASE_OFF_10, 0x00, + A_VERT_LUMA_PHASE_OFF_11, 0x00, /* Task B */ - 0xd0, 0x01, /* down scale = 1 */ - 0xd1, 0x00, /* prescale accumulation length = 1 */ - 0xd2, 0x00, /* dc gain and fir prefilter control */ - 0xd4, 0x80, /* Lum Brightness, nominal value = 0x80 */ - 0xd5, 0x40, /* Lum contrast, nominal value = 0x40 */ - 0xd6, 0x40, /* Chroma satur. nominal value = 0x80 */ - 0xd8, 0x00, /* hor lum scaling 0x0400 = 1 */ - 0xd9, 0x04, - 0xda, 0x00, /* H-phase offset Luma = 0 */ - 0xdc, 0x00, /* hor chrom scaling 0x0200. must be hor lum scaling / 2 */ - 0xdd, 0x02, /* H-scaling incr chroma */ - 0xde, 0x00, /* H-phase offset chroma. must be offset luma / 2 */ - - 0xe0, 0x00, /* V-scaling incr luma low */ - 0xe1, 0x04, /* " hi */ - 0xe2, 0x00, /* V-scaling incr chroma low */ - 0xe3, 0x04, /* " hi */ - 0xe4, 0x01, /* V-scaling mode control */ - 0xe8, 0x00, /* V-phase offset chroma 00 */ - 0xe9, 0x00, /* V-phase offset chroma 01 */ - 0xea, 0x00, /* V-phase offset chroma 10 */ - 0xeb, 0x00, /* V-phase offset chroma 11 */ - 0xec, 0x00, /* V-phase offset luma 00 */ - 0xed, 0x00, /* V-phase offset luma 01 */ - 0xee, 0x00, /* V-phase offset luma 10 */ - 0xef, 0x00, /* V-phase offset luma 11 */ - - 0xf2, 0x50, /* crystal clock = 24.576 MHz, target = 27MHz */ - 0xf3, 0x46, - 0xf4, 0x00, - 0xf7, 0x4b, /* not the recommended settings! */ - 0xf8, 0x00, - 0xf9, 0x4b, - 0xfa, 0x00, - 0xfb, 0x4b, - 0xff, 0x88, /* PLL2 lock detection settings: 71 lines 50% phase error */ + B_HORIZ_PRESCALING, 0x01, + B_ACCUMULATION_LENGTH, 0x00, + B_PRESCALER_DC_GAIN_AND_FIR_PREFILTER, 0x00, + + /* Configure controls at nominal value*/ + B_LUMA_BRIGHTNESS_CNTL, 0x80, + B_LUMA_CONTRAST_CNTL, 0x40, + B_CHROMA_SATURATION_CNTL, 0x40, + + /* hor lum scaling 0x0400 = 1 */ + B_HORIZ_LUMA_SCALING_INC, 0x00, + B_HORIZ_LUMA_SCALING_INC_MSB, 0x04, + + B_HORIZ_LUMA_PHASE_OFF, 0x00, + + /* must be hor lum scaling / 2 */ + B_HORIZ_CHROMA_SCALING, 0x00, + B_HORIZ_CHROMA_SCALING_MSB, 0x02, + + /* must be offset luma / 2 */ + B_HORIZ_PHASE_OFFSET_CRHOMA, 0x00, + + B_VERT_LUMA_SCALING_INC, 0x00, + B_VERT_LUMA_SCALING_INC_MSB, 0x04, + + B_VERT_CHROMA_SCALING_INC, 0x00, + B_VERT_CHROMA_SCALING_INC_MSB, 0x04, + + B_VERT_SCALING_MODE_CNTL, 0x01, + + B_VERT_CHROMA_PHASE_OFF_00, 0x00, + B_VERT_CHROMA_PHASE_OFF_01, 0x00, + B_VERT_CHROMA_PHASE_OFF_10, 0x00, + B_VERT_CHROMA_PHASE_OFF_11, 0x00, + + B_VERT_LUMA_PHASE_OFF_00, 0x00, + B_VERT_LUMA_PHASE_OFF_01, 0x00, + B_VERT_LUMA_PHASE_OFF_10, 0x00, + B_VERT_LUMA_PHASE_OFF_11, 0x00, + + NOMINAL_PLL2_DTO, 0x50, /* crystal clock = 24.576 MHz, target = 27MHz */ + PLL_INCREMENT, 0x46, + PLL2_STATUS, 0x00, + PULSE_A_POS_MSB, 0x4b, /* not the recommended settings! */ + PULSE_B_POS, 0x00, + PULSE_B_POS_MSB, 0x4b, + PULSE_C_POS, 0x00, + PULSE_C_POS_MSB, 0x4b, + + /* PLL2 lock detection settings: 71 lines 50% phase error */ + S_PLL_MAX_PHASE_ERR_THRESH_NUM_LINES, 0x88, /* Turn off VBI */ - 0x40, 0x20, /* No framing code errors allowed. */ - 0x41, 0xff, - 0x42, 0xff, - 0x43, 0xff, - 0x44, 0xff, - 0x45, 0xff, - 0x46, 0xff, - 0x47, 0xff, - 0x48, 0xff, - 0x49, 0xff, - 0x4a, 0xff, - 0x4b, 0xff, - 0x4c, 0xff, - 0x4d, 0xff, - 0x4e, 0xff, - 0x4f, 0xff, - 0x50, 0xff, - 0x51, 0xff, - 0x52, 0xff, - 0x53, 0xff, - 0x54, 0xff, - 0x55, 0xff, - 0x56, 0xff, - 0x57, 0xff, - 0x58, 0x40, - 0x59, 0x47, - 0x5b, 0x83, - 0x5d, 0xbd, - 0x5e, 0x35, - - 0x02, 0x84, /* input tuner -> input 4, amplifier active */ - 0x09, 0x53, /* 0x53, was 0x56 for 60hz. luminance control */ - - 0x80, 0x20, /* enable task B */ - 0x88, 0xd0, - 0x88, 0xf0, + SLICER_CNTL_1, 0x20, /* No framing code errors allowed. */ + LCR, 0xff, + LCR+1, 0xff, + LCR+2, 0xff, + LCR+3, 0xff, + LCR+4, 0xff, + LCR+5, 0xff, + LCR+6, 0xff, + LCR+7, 0xff, + LCR+8, 0xff, + LCR+9, 0xff, + LCR+10, 0xff, + LCR+11, 0xff, + LCR+12, 0xff, + LCR+13, 0xff, + LCR+14, 0xff, + LCR+15, 0xff, + LCR+16, 0xff, + LCR+17, 0xff, + LCR+18, 0xff, + LCR+19, 0xff, + LCR+20, 0xff, + LCR+21, 0xff, + LCR+22, 0xff, + PROGRAMMABLE_FRAMING_CODE, 0x40, + HORIZ_OFF_FOR_SLICER, 0x47, + FIELD_OFF_AND_MSB_FOR_HORIZ_AND_VERT_OFF, 0x83, + DID, 0xbd, + SDID, 0x35, + + ANALOG_INPUT_CNTL_1, 0x84, /* input tuner -> input 4, amplifier active */ + LUMA_CNTL, 0x53, /* 0x53, was 0x56 for 60hz. luminance control */ + + GLOBAL_CNTL_1, 0x20, /* enable task B */ + POWER_SAVE_ADC_PORT_CNTL, 0xd0, + POWER_SAVE_ADC_PORT_CNTL, 0xf0, 0x00, 0x00 }; @@ -630,13 +716,13 @@ static int saa7115_set_audio_clock_freq(struct i2c_client *client, u32 freq) if (state->apll) acc |= 0x08; - saa7115_write(client, 0x38, 0x03); - saa7115_write(client, 0x39, 0x10); - saa7115_write(client, 0x3a, acc); - saa7115_write(client, 0x30, acpf & 0xff); + saa7115_write(client, CLOCK_RATIO_AMXCLK_TO_ASCLK, 0x03); + saa7115_write(client, CLOCK_RATIO_ASCLK_TO_ALRCLK, 0x10); + saa7115_write(client, AUDIO_CLOCK_GENERATOR_BASIC_SETUP, acc); + saa7115_write(client, AUDIO_MASTER_CLOCK_CYCLES_PER_FIELD, acpf & 0xff); saa7115_write(client, 0x31, (acpf >> 8) & 0xff); saa7115_write(client, 0x32, (acpf >> 16) & 0x03); - saa7115_write(client, 0x34, acni & 0xff); + saa7115_write(client, AUDIO_MASTER_CLOCK_NOMINAL_INC, acni & 0xff); saa7115_write(client, 0x35, (acni >> 8) & 0xff); saa7115_write(client, 0x36, (acni >> 16) & 0x3f); state->audclk_freq = freq; @@ -655,7 +741,7 @@ static int saa7115_set_v4lctrl(struct i2c_client *client, struct v4l2_control *c } state->bright = ctrl->value; - saa7115_write(client, 0x0a, state->bright); + saa7115_write(client, LUMA_BRIGHTNESS_CNTL, state->bright); break; case V4L2_CID_CONTRAST: @@ -665,7 +751,7 @@ static int saa7115_set_v4lctrl(struct i2c_client *client, struct v4l2_control *c } state->contrast = ctrl->value; - saa7115_write(client, 0x0b, state->contrast); + saa7115_write(client, LUMA_CONTRAST_CNTL, state->contrast); break; case V4L2_CID_SATURATION: @@ -675,7 +761,7 @@ static int saa7115_set_v4lctrl(struct i2c_client *client, struct v4l2_control *c } state->sat = ctrl->value; - saa7115_write(client, 0x0c, state->sat); + saa7115_write(client, CHROMA_SATURATION_CNTL, state->sat); break; case V4L2_CID_HUE: @@ -685,7 +771,7 @@ static int saa7115_set_v4lctrl(struct i2c_client *client, struct v4l2_control *c } state->hue = ctrl->value; - saa7115_write(client, 0x0d, state->hue); + saa7115_write(client, CHROMA_HUE_CNTL, state->hue); break; default: @@ -722,7 +808,7 @@ static int saa7115_get_v4lctrl(struct i2c_client *client, struct v4l2_control *c static void saa7115_set_v4lstd(struct i2c_client *client, v4l2_std_id std) { struct saa7115_state *state = i2c_get_clientdata(client); - int taskb = saa7115_read(client, 0x80) & 0x10; + int taskb = saa7115_read(client, GLOBAL_CNTL_1) & 0x10; /* Prevent unnecessary standard changes. During a standard change the I-Port is temporarily disabled. Any devices @@ -753,7 +839,7 @@ static void saa7115_set_v4lstd(struct i2c_client *client, v4l2_std_id std) 100 reserved NTSC-Japan (3.58MHz) */ if (state->ident == V4L2_IDENT_SAA7113) { - u8 reg = saa7115_read(client, 0x0e) & 0x8f; + u8 reg = saa7115_read(client, CHROMA_CNTL_1) & 0x8f; if (std == V4L2_STD_PAL_M) { reg |= 0x30; @@ -764,7 +850,7 @@ static void saa7115_set_v4lstd(struct i2c_client *client, v4l2_std_id std) } else if (std == V4L2_STD_NTSC_M_JP) { reg |= 0x40; } - saa7115_write(client, 0x0e, reg); + saa7115_write(client, CHROMA_CNTL_1, reg); } @@ -796,7 +882,7 @@ static void saa7115_log_status(struct i2c_client *client) v4l_info(client, "Audio frequency: %d Hz\n", state->audclk_freq); if (state->ident != V4L2_IDENT_SAA7115) { /* status for the saa7114 */ - reg1f = saa7115_read(client, 0x1f); + reg1f = saa7115_read(client, STATUS_BYTE_2_VIDEO_DECODER); signalOk = (reg1f & 0xc1) == 0x81; v4l_info(client, "Video signal: %s\n", signalOk ? "ok" : "bad"); v4l_info(client, "Frequency: %s\n", (reg1f & 0x20) ? "60 Hz" : "50 Hz"); @@ -804,8 +890,8 @@ static void saa7115_log_status(struct i2c_client *client) } /* status for the saa7115 */ - reg1e = saa7115_read(client, 0x1e); - reg1f = saa7115_read(client, 0x1f); + reg1e = saa7115_read(client, STATUS_BYTE_1_VIDEO_DECODER); + reg1f = saa7115_read(client, STATUS_BYTE_2_VIDEO_DECODER); signalOk = (reg1f & 0xc1) == 0x81 && (reg1e & 0xc0) == 0x80; vcr = !(reg1f & 0x10); @@ -901,11 +987,13 @@ static void saa7115_set_lcr(struct i2c_client *client, struct v4l2_sliced_vbi_fo /* write the lcr registers */ for (i = 2; i <= 23; i++) { - saa7115_write(client, i - 2 + 0x41, lcr[i]); + saa7115_write(client, i - 2 + LCR, lcr[i]); } /* enable/disable raw VBI capturing */ - saa7115_writeregs(client, fmt->service_set == 0 ? saa7115_cfg_vbi_on : saa7115_cfg_vbi_off); + saa7115_writeregs(client, fmt->service_set == 0 ? + saa7115_cfg_vbi_on : + saa7115_cfg_vbi_off); } static int saa7115_get_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt) @@ -924,10 +1012,10 @@ static int saa7115_get_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt return -EINVAL; memset(sliced, 0, sizeof(*sliced)); /* done if using raw VBI */ - if (saa7115_read(client, 0x80) & 0x10) + if (saa7115_read(client, GLOBAL_CNTL_1) & 0x10) return 0; for (i = 2; i <= 23; i++) { - u8 v = saa7115_read(client, i - 2 + 0x41); + u8 v = saa7115_read(client, i - 2 + LCR); sliced->service_lines[0][i] = lcr2vbi[v >> 4]; sliced->service_lines[1][i] = lcr2vbi[v & 0xf]; @@ -965,11 +1053,15 @@ static int saa7115_set_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt /* probably have a valid size, let's set it */ /* Set output width/height */ /* width */ - saa7115_write(client, 0xcc, (u8) (pix->width & 0xff)); - saa7115_write(client, 0xcd, (u8) ((pix->width >> 8) & 0xff)); + saa7115_write(client, B_HORIZ_OUTPUT_WINDOW_LENGTH, + (u8) (pix->width & 0xff)); + saa7115_write(client, B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB, + (u8) ((pix->width >> 8) & 0xff)); /* height */ - saa7115_write(client, 0xce, (u8) (pix->height & 0xff)); - saa7115_write(client, 0xcf, (u8) ((pix->height >> 8) & 0xff)); + saa7115_write(client, B_VERT_OUTPUT_WINDOW_LENGTH, + (u8) (pix->height & 0xff)); + saa7115_write(client, B_VERT_OUTPUT_WINDOW_LENGTH_MSB, + (u8) ((pix->height >> 8) & 0xff)); /* Scaling settings */ /* Hprescaler is floor(inres/outres) */ @@ -983,15 +1075,20 @@ static int saa7115_set_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt v4l_dbg(1, debug, client, "Hpsc: 0x%05x, Hfsc: 0x%05x\n", HPSC, HFSC); /* FIXME hardcodes to "Task B" * write H prescaler integer */ - saa7115_write(client, 0xd0, (u8) (HPSC & 0x3f)); + saa7115_write(client, B_HORIZ_PRESCALING, + (u8) (HPSC & 0x3f)); /* write H fine-scaling (luminance) */ - saa7115_write(client, 0xd8, (u8) (HFSC & 0xff)); - saa7115_write(client, 0xd9, (u8) ((HFSC >> 8) & 0xff)); + saa7115_write(client, B_HORIZ_LUMA_SCALING_INC, + (u8) (HFSC & 0xff)); + saa7115_write(client, B_HORIZ_LUMA_SCALING_INC_MSB, + (u8) ((HFSC >> 8) & 0xff)); /* write H fine-scaling (chrominance) * must be lum/2, so i'll just bitshift :) */ - saa7115_write(client, 0xDC, (u8) ((HFSC >> 1) & 0xff)); - saa7115_write(client, 0xDD, (u8) ((HFSC >> 9) & 0xff)); + saa7115_write(client, B_HORIZ_CHROMA_SCALING, + (u8) ((HFSC >> 1) & 0xff)); + saa7115_write(client, B_HORIZ_CHROMA_SCALING_MSB, + (u8) ((HFSC >> 9) & 0xff)); } else { if (is_50hz) { v4l_dbg(1, debug, client, "Setting full 50hz width\n"); @@ -1009,15 +1106,21 @@ static int saa7115_set_v4lfmt(struct i2c_client *client, struct v4l2_format *fmt v4l_dbg(1, debug, client, "Vsrc: %d, Vscy: 0x%05x\n", Vsrc, VSCY); /* Correct Contrast and Luminance */ - saa7115_write(client, 0xd5, (u8) (64 * 1024 / VSCY)); - saa7115_write(client, 0xd6, (u8) (64 * 1024 / VSCY)); + saa7115_write(client, B_LUMA_CONTRAST_CNTL, + (u8) (64 * 1024 / VSCY)); + saa7115_write(client, B_CHROMA_SATURATION_CNTL, + (u8) (64 * 1024 / VSCY)); /* write V fine-scaling (luminance) */ - saa7115_write(client, 0xe0, (u8) (VSCY & 0xff)); - saa7115_write(client, 0xe1, (u8) ((VSCY >> 8) & 0xff)); + saa7115_write(client, B_VERT_LUMA_SCALING_INC, + (u8) (VSCY & 0xff)); + saa7115_write(client, B_VERT_LUMA_SCALING_INC_MSB, + (u8) ((VSCY >> 8) & 0xff)); /* write V fine-scaling (chrominance) */ - saa7115_write(client, 0xe2, (u8) (VSCY & 0xff)); - saa7115_write(client, 0xe3, (u8) ((VSCY >> 8) & 0xff)); + saa7115_write(client, B_VERT_CHROMA_SCALING_INC, + (u8) (VSCY & 0xff)); + saa7115_write(client, B_VERT_CHROMA_SCALING_INC_MSB, + (u8) ((VSCY >> 8) & 0xff)); } else { if (is_50hz) { v4l_dbg(1, debug, client, "Setting full 50Hz height\n"); @@ -1126,7 +1229,7 @@ static int saa7115_command(struct i2c_client *client, unsigned int cmd, void *ar if (state->radio) break; - status = saa7115_read(client, 0x1f); + status = saa7115_read(client, STATUS_BYTE_2_VIDEO_DECODER); v4l_dbg(1, debug, client, "status: 0x%02x\n", status); vt->signal = ((status & (1 << 6)) == 0) ? 0xffff : 0x0; @@ -1200,13 +1303,13 @@ static int saa7115_command(struct i2c_client *client, unsigned int cmd, void *ar state->input = route->input; /* select mode */ - saa7115_write(client, 0x02, - (saa7115_read(client, 0x02) & 0xf0) | + saa7115_write(client, ANALOG_INPUT_CNTL_1, + (saa7115_read(client, ANALOG_INPUT_CNTL_1) & 0xf0) | state->input); /* bypass chrominance trap for S-Video modes */ - saa7115_write(client, 0x09, - (saa7115_read(client, 0x09) & 0x7f) | + saa7115_write(client, LUMA_CNTL, + (saa7115_read(client, LUMA_CNTL) & 0x7f) | (state->input >= SAA7115_SVIDEO0 ? 0x80 : 0x0)); break; } @@ -1218,7 +1321,9 @@ static int saa7115_command(struct i2c_client *client, unsigned int cmd, void *ar if (state->enable != (cmd == VIDIOC_STREAMON)) { state->enable = (cmd == VIDIOC_STREAMON); - saa7115_write(client, 0x87, state->enable); + saa7115_write(client, + I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, + state->enable); } break; @@ -1413,7 +1518,7 @@ static int saa7115_attach(struct i2c_adapter *adapter, int address, int kind) i2c_attach_client(client); v4l_dbg(1, debug, client, "status: (1E) 0x%02x, (1F) 0x%02x\n", - saa7115_read(client, 0x1e), saa7115_read(client, 0x1f)); + saa7115_read(client, STATUS_BYTE_1_VIDEO_DECODER), saa7115_read(client, STATUS_BYTE_2_VIDEO_DECODER)); #if LINUX_VERSION_CODE < KERNEL_VERSION(2,5,0) MOD_INC_USE_COUNT; diff --git a/linux/drivers/media/video/saa711x_regs.h b/linux/drivers/media/video/saa711x_regs.h new file mode 100644 index 000000000..5bf6b6d74 --- /dev/null +++ b/linux/drivers/media/video/saa711x_regs.h @@ -0,0 +1,549 @@ +/* saa711x - Philips SAA711x video decoder register specifications + * + * Copyright (c) 2006 Mauro Carvalho Chehab <mchehab@infradead.org> + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License + * as published by the Free Software Foundation; either version 2 + * of the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + */ + +#define CHIP_VERSION 0x00 +/* Video Decoder */ + /* Video Decoder - Frontend part */ +#define INC_DELAY 0x01 +#define ANALOG_INPUT_CNTL_1 0x02 +#define ANALOG_INPUT_CNTL_2 0x03 +#define ANALOG_INPUT_CNTL_3 0x04 +#define ANALOG_INPUT_CNTL_4 0x05 + /* Video Decoder - Decoder part */ +#define HORIZ_SYNC_START 0x06 +#define HORIZ_SYNC_STOP 0x07 +#define SYNC_CNTL 0x08 +#define LUMA_CNTL 0x09 +#define LUMA_BRIGHTNESS_CNTL 0x0a +#define LUMA_CONTRAST_CNTL 0x0b +#define CHROMA_SATURATION_CNTL 0x0c +#define CHROMA_HUE_CNTL 0x0d +#define CHROMA_CNTL_1 0x0e +#define CHROMA_GAIN_CNTL 0x0f +#define CHROMA_CNTL_2 0x10 +#define MODE_DELAY_CNTL 0x11 +#define RT_SIGNAL_CNTL 0x12 +#define RT_X_PORT_OUTPUT_CNTL 0x13 +#define ANALOG_ADC_COMPAT_CNTL 0x14 +#define VGATE_START_FID_CHANGE 0x15 +#define VGATE_STOP 0x16 +#define MISC_VGATE_CONF_AND_MSBS 0x17 +#define RAW_DATA_GAIN_CNTL 0x18 +#define RAW_DATA_OFF_CNTL 0x19 +#define COLOR_KILLER_LEVEL_CNTL 0x1a +#define MISC_TVVCRDET 0x1b +#define ENHANCED_COMB_CTRL1 0x1c +#define ENHANCED_COMB_CTRL2 0x1d +#define STATUS_BYTE_1_VIDEO_DECODER 0x1e +#define STATUS_BYTE_2_VIDEO_DECODER 0x1f + +/* Component processing and interrupt masking part */ +#define ANALOG_INPUT_CNTL_5 0x23 +#define ANALOG_INPUT_CNTL_6 0x24 +#define ANALOG_INPUT_CNTL_7 0x25 +#define COMP_DELAY 0x29 +#define COMP_BRIGHTNESS_CNTL 0x2a +#define COMP_CONTRAST_CNTL 0x2b +#define COMP_SATURATION_CNTL 0x2c +#define INTERRUPT_MASK_1 0x2d +#define INTERRUPT_MASK_2 0x2e +#define INTERRUPT_MASK_3 0x2f + +/* Audio clock generator part */ +#define AUDIO_MASTER_CLOCK_CYCLES_PER_FIELD 0x30 +#define AUDIO_MASTER_CLOCK_NOMINAL_INC 0x34 +#define CLOCK_RATIO_AMXCLK_TO_ASCLK 0x38 +#define CLOCK_RATIO_ASCLK_TO_ALRCLK 0x39 +#define AUDIO_CLOCK_GENERATOR_BASIC_SETUP 0x3a + +/* General purpose VBI data slicer part */ +#define SLICER_CNTL_1 0x40 +#define LCR 0x41 +#define PROGRAMMABLE_FRAMING_CODE 0x58 +#define HORIZ_OFF_FOR_SLICER 0x59 +#define VERT_OFF_FOR_SLICER 0x5a +#define FIELD_OFF_AND_MSB_FOR_HORIZ_AND_VERT_OFF 0x5b +#define DID 0x5d +#define SDID 0x5e +#define SLICER_STATUS_BYTE_0 0x60 +#define SLICER_STATUS_BYTE_1 0x61 +#define SLICER_STATUS_BYTE_2 0x62 + +/* X port, I port and the scaler part */ + /* Task independent global settings */ +#define GLOBAL_CNTL_1 0x80 +#define VERT_SYNC_FLD_ID_SRC_SEL_AND_RETIMED_V_F 0x81 +#define X_PORT_I_O_ENABLE_AND_OUTPUT_CLOCK 0x83 +#define I_PORT_SIGNAL_DEFINITIONS 0x84 +#define I_PORT_SIGNAL_POLARITIES 0x85 +#define I_PORT_FIFO_FLAG_CNTL_AND_ARBITRATION 0x86 +#define I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED 0x87 +#define POWER_SAVE_ADC_PORT_CNTL 0x88 +#define STATUS_INFORMATION_SCALER_PART 0x8f + /* Task A definition */ + /* Basic settings and acquisition window definition */ +#define A_TASK_HANDLING_CNTL 0x90 +#define A_X_PORT_FORMATS_AND_CONF 0x91 +#define A_X_PORT_INPUT_REFERENCE_SIGNAL 0x92 +#define A_I_PORT_OUTPUT_FORMATS_AND_CONF 0x93 +#define A_HORIZ_INPUT_WINDOW_START 0x94 +#define A_HORIZ_INPUT_WINDOW_START_MSB 0x95 +#define A_HORIZ_INPUT_WINDOW_LENGTH 0x96 +#define A_HORIZ_INPUT_WINDOW_LENGTH_MSB 0x97 +#define A_VERT_INPUT_WINDOW_START 0x98 +#define A_VERT_INPUT_WINDOW_START_MSB 0x99 +#define A_VERT_INPUT_WINDOW_LENGTH 0x9a +#define A_VERT_INPUT_WINDOW_LENGTH_MSB 0x9b +#define A_HORIZ_OUTPUT_WINDOW_LENGTH 0x9c +#define A_HORIZ_OUTPUT_WINDOW_LENGTH_MSB 0x9d +#define A_VERT_OUTPUT_WINDOW_LENGTH 0x9e +#define A_VERT_OUTPUT_WINDOW_LENGTH_MSB 0x9f + /* FIR filtering and prescaling */ +#define A_HORIZ_PRESCALING 0xa0 +#define A_ACCUMULATION_LENGTH 0xa1 +#define A_PRESCALER_DC_GAIN_AND_FIR_PREFILTER 0xa2 +#define A_LUMA_BRIGHTNESS_CNTL 0xa4 +#define A_LUMA_CONTRAST_CNTL 0xa5 +#define A_CHROMA_SATURATION_CNTL 0xa6 + /* Horizontal phase scaling */ +#define A_HORIZ_LUMA_SCALING_INC 0xa8 +#define A_HORIZ_LUMA_SCALING_INC_MSB 0xa9 +#define A_HORIZ_LUMA_PHASE_OFF 0xaa +#define A_HORIZ_CHROMA_SCALING_INC 0xac +#define A_HORIZ_CHROMA_SCALING_INC_MSB 0xad +#define A_HORIZ_CHROMA_PHASE_OFF 0xae +#define A_HORIZ_CHROMA_PHASE_OFF_MSB 0xaf + /* Vertical scaling */ +#define A_VERT_LUMA_SCALING_INC 0xb0 +#define A_VERT_LUMA_SCALING_INC_MSB 0xb1 +#define A_VERT_CHROMA_SCALING_INC 0xb2 +#define A_VERT_CHROMA_SCALING_INC_MSB 0xb3 +#define A_VERT_SCALING_MODE_CNTL 0xb4 +#define A_VERT_CHROMA_PHASE_OFF_00 0xb8 +#define A_VERT_CHROMA_PHASE_OFF_01 0xb9 +#define A_VERT_CHROMA_PHASE_OFF_10 0xba +#define A_VERT_CHROMA_PHASE_OFF_11 0xbb +#define A_VERT_LUMA_PHASE_OFF_00 0xbc +#define A_VERT_LUMA_PHASE_OFF_01 0xbd +#define A_VERT_LUMA_PHASE_OFF_10 0xbe +#define A_VERT_LUMA_PHASE_OFF_11 0xbf + /* Task B definition */ + /* Basic settings and acquisition window definition */ +#define B_TASK_HANDLING_CNTL 0xc0 +#define B_X_PORT_FORMATS_AND_CONF 0xc1 +#define B_INPUT_REFERENCE_SIGNAL_DEFINITION 0xc2 +#define B_I_PORT_FORMATS_AND_CONF 0xc3 +#define B_HORIZ_INPUT_WINDOW_START 0xc4 +#define B_HORIZ_INPUT_WINDOW_START_MSB 0xc5 +#define B_HORIZ_INPUT_WINDOW_LENGTH 0xc6 +#define B_HORIZ_INPUT_WINDOW_LENGTH_MSB 0xc7 +#define B_VERT_INPUT_WINDOW_START 0xc8 +#define B_VERT_INPUT_WINDOW_START_MSB 0xc9 +#define B_VERT_INPUT_WINDOW_LENGTH 0xca +#define B_VERT_INPUT_WINDOW_LENGTH_MSB 0xcb +#define B_HORIZ_OUTPUT_WINDOW_LENGTH 0xcc +#define B_HORIZ_OUTPUT_WINDOW_LENGTH_MSB 0xcd +#define B_VERT_OUTPUT_WINDOW_LENGTH 0xce +#define B_VERT_OUTPUT_WINDOW_LENGTH_MSB 0xcf + /* FIR filtering and prescaling */ +#define B_HORIZ_PRESCALING 0xd0 +#define B_ACCUMULATION_LENGTH 0xd1 +#define B_PRESCALER_DC_GAIN_AND_FIR_PREFILTER 0xd2 +#define B_LUMA_BRIGHTNESS_CNTL 0xd4 +#define B_LUMA_CONTRAST_CNTL 0xd5 +#define B_CHROMA_SATURATION_CNTL 0xd6 + /* Horizontal phase scaling */ +#define B_HORIZ_LUMA_SCALING_INC 0xd8 +#define B_HORIZ_LUMA_SCALING_INC_MSB 0xd9 +#define B_HORIZ_LUMA_PHASE_OFF 0xda +#define B_HORIZ_CHROMA_SCALING 0xdc +#define B_HORIZ_CHROMA_SCALING_MSB 0xdd +#define B_HORIZ_PHASE_OFFSET_CRHOMA 0xde + /* Vertical scaling */ +#define B_VERT_LUMA_SCALING_INC 0xe0 +#define B_VERT_LUMA_SCALING_INC_MSB 0xe1 +#define B_VERT_CHROMA_SCALING_INC 0xe2 +#define B_VERT_CHROMA_SCALING_INC_MSB 0xe3 +#define B_VERT_SCALING_MODE_CNTL 0xe4 +#define B_VERT_CHROMA_PHASE_OFF_00 0xe8 +#define B_VERT_CHROMA_PHASE_OFF_01 0xe9 +#define B_VERT_CHROMA_PHASE_OFF_10 0xea +#define B_VERT_CHROMA_PHASE_OFF_11 0xeb +#define B_VERT_LUMA_PHASE_OFF_00 0xec +#define B_VERT_LUMA_PHASE_OFF_01 0xed +#define B_VERT_LUMA_PHASE_OFF_10 0xee +#define B_VERT_LUMA_PHASE_OFF_11 0xef + +/* second PLL (PLL2) and Pulsegenerator Programming */ +#define LFCO_PER_LINE 0xf0 +#define P_I_PARAM_SELECT 0xf1 +#define NOMINAL_PLL2_DTO 0xf2 +#define PLL_INCREMENT 0xf3 +#define PLL2_STATUS 0xf4 +#define PULSGEN_LINE_LENGTH 0xf5 +#define PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG 0xf6 +#define PULSE_A_POS_MSB 0xf7 +#define PULSE_B_POS 0xf8 +#define PULSE_B_POS_MSB 0xf9 +#define PULSE_C_POS 0xfa +#define PULSE_C_POS_MSB 0xfb +#define S_PLL_MAX_PHASE_ERR_THRESH_NUM_LINES 0xff + +#if 0 /* keep */ +/* Those structs will be used in the future for debug purposes */ +struct saa711x_reg_descr { + u8 reg; + int count; + char *name; +}; + +struct saa711x_reg_descr saa711x_regs[] = { + /* REG COUNT NAME */ + {CHIP_VERSION,1, + "Chip version"}, + + /* Video Decoder: INC_DELAY to STATUS_BYTE_2_VIDEO_DECODER */ + + /* Video Decoder - Frontend part: INC_DELAY to ANALOG_INPUT_CNTL_4 */ + {INC_DELAY,1, + "Increment delay"}, + {ANALOG_INPUT_CNTL_1,1, + "Analog input control 1"}, + {ANALOG_INPUT_CNTL_2,1, + "Analog input control 2"}, + {ANALOG_INPUT_CNTL_3,1, + "Analog input control 3"}, + {ANALOG_INPUT_CNTL_4,1, + "Analog input control 4"}, + + /* Video Decoder - Decoder part: HORIZ_SYNC_START to STATUS_BYTE_2_VIDEO_DECODER */ + {HORIZ_SYNC_START,1, + "Horizontal sync start"}, + {HORIZ_SYNC_STOP,1, + "Horizontal sync stop"}, + {SYNC_CNTL,1, + "Sync control"}, + {LUMA_CNTL,1, + "Luminance control"}, + {LUMA_BRIGHTNESS_CNTL,1, + "Luminance brightness control"}, + {LUMA_CONTRAST_CNTL,1, + "Luminance contrast control"}, + {CHROMA_SATURATION_CNTL,1, + "Chrominance saturation control"}, + {CHROMA_HUE_CNTL,1, + "Chrominance hue control"}, + {CHROMA_CNTL_1,1, + "Chrominance control 1"}, + {CHROMA_GAIN_CNTL,1, + "Chrominance gain control"}, + {CHROMA_CNTL_2,1, + "Chrominance control 2"}, + {MODE_DELAY_CNTL,1, + "Mode/delay control"}, + {RT_SIGNAL_CNTL,1, + "RT signal control"}, + {RT_X_PORT_OUTPUT_CNTL,1, + "RT/X port output control"}, + {ANALOG_ADC_COMPAT_CNTL,1, + "Analog/ADC/compatibility control"}, + {VGATE_START_FID_CHANGE, 1, + "VGATE start FID change"}, + {VGATE_STOP,1, + "VGATE stop"}, + {MISC_VGATE_CONF_AND_MSBS, 1, + "Miscellaneous VGATE configuration and MSBs"}, + {RAW_DATA_GAIN_CNTL,1, + "Raw data gain control",}, + {RAW_DATA_OFF_CNTL,1, + "Raw data offset control",}, + {COLOR_KILLER_LEVEL_CNTL,1, + "Color Killer Level Control"}, + { MISC_TVVCRDET, 1, + "MISC /TVVCRDET"}, + { ENHANCED_COMB_CTRL1, 1, + "Enhanced comb ctrl1"}, + { ENHANCED_COMB_CTRL2, 1, + "Enhanced comb ctrl1"}, + {STATUS_BYTE_1_VIDEO_DECODER,1, + "Status byte 1 video decoder"}, + {STATUS_BYTE_2_VIDEO_DECODER,1, + "Status byte 2 video decoder"}, + + /* Component processing and interrupt masking part: 0x20h to INTERRUPT_MASK_3 */ + /* 0x20 to 0x22 - Reserved */ + {ANALOG_INPUT_CNTL_5,1, + "Analog input control 5"}, + {ANALOG_INPUT_CNTL_6,1, + "Analog input control 6"}, + {ANALOG_INPUT_CNTL_7,1, + "Analog input control 7"}, + /* 0x26 to 0x28 - Reserved */ + {COMP_DELAY,1, + "Component delay"}, + {COMP_BRIGHTNESS_CNTL,1, + "Component brightness control"}, + {COMP_CONTRAST_CNTL,1, + "Component contrast control"}, + {COMP_SATURATION_CNTL,1, + "Component saturation control"}, + {INTERRUPT_MASK_1,1, + "Interrupt mask 1"}, + {INTERRUPT_MASK_2,1, + "Interrupt mask 2"}, + {INTERRUPT_MASK_3,1, + "Interrupt mask 3"}, + + /* Audio clock generator part: AUDIO_MASTER_CLOCK_CYCLES_PER_FIELD to 0x3f */ + {AUDIO_MASTER_CLOCK_CYCLES_PER_FIELD,3, + "Audio master clock cycles per field"}, + /* 0x33 - Reserved */ + {AUDIO_MASTER_CLOCK_NOMINAL_INC,3, + "Audio master clock nominal increment"}, + /* 0x37 - Reserved */ + {CLOCK_RATIO_AMXCLK_TO_ASCLK,1, + "Clock ratio AMXCLK to ASCLK"}, + {CLOCK_RATIO_ASCLK_TO_ALRCLK,1, + "Clock ratio ASCLK to ALRCLK"}, + {AUDIO_CLOCK_GENERATOR_BASIC_SETUP,1, + "Audio clock generator basic setup"}, + /* 0x3b-0x3f - Reserved */ + + /* General purpose VBI data slicer part: SLICER_CNTL_1 to 0x7f */ + {SLICER_CNTL_1,1, + "Slicer control 1"}, + {LCR,23, + "LCR"}, + {PROGRAMMABLE_FRAMING_CODE,1, + "Programmable framing code"}, + {HORIZ_OFF_FOR_SLICER,1, + "Horizontal offset for slicer"}, + {VERT_OFF_FOR_SLICER,1, + "Vertical offset for slicer"}, + {FIELD_OFF_AND_MSB_FOR_HORIZ_AND_VERT_OFF,1, + "Field offset and MSBs for horizontal and vertical offset"}, + {DID,1, + "Header and data identification (DID)"}, + {SDID,1, + "Sliced data identification (SDID) code"}, + {SLICER_STATUS_BYTE_0,1, + "Slicer status byte 0"}, + {SLICER_STATUS_BYTE_1,1, + "Slicer status byte 1"}, + {SLICER_STATUS_BYTE_2,1, + "Slicer status byte 2"}, + /* 0x63-0x7f - Reserved */ + + /* X port, I port and the scaler part: GLOBAL_CNTL_1 to B_VERT_LUMA_PHASE_OFF_11 */ + /* Task independent global settings: GLOBAL_CNTL_1 to STATUS_INFORMATION_SCALER_PART */ + {GLOBAL_CNTL_1,1, + "Global control 1"}, + {VERT_SYNC_FLD_ID_SRC_SEL_AND_RETIMED_V_F,1, + "Vertical sync and Field ID source selection, retimed V and F signals"}, + /* 0x82 - Reserved */ + {X_PORT_I_O_ENABLE_AND_OUTPUT_CLOCK,1, + "X port I/O enable and output clock"}, + {I_PORT_SIGNAL_DEFINITIONS,1, + "I port signal definitions"}, + {I_PORT_SIGNAL_POLARITIES,1, + "I port signal polarities"}, + {I_PORT_FIFO_FLAG_CNTL_AND_ARBITRATION,1, + "I port FIFO flag control and arbitration"}, + {I_PORT_I_O_ENABLE_OUTPUT_CLOCK_AND_GATED, 1, + "I port I/O enable output clock and gated"}, + {POWER_SAVE_ADC_PORT_CNTL,1, + "Power save/ADC port control"}, + /* 089-0x8e - Reserved */ + {STATUS_INFORMATION_SCALER_PART,1, + "Status information scaler part"}, + + /* Task A definition: A_TASK_HANDLING_CNTL to A_VERT_LUMA_PHASE_OFF_11 */ + /* Task A: Basic settings and acquisition window definition */ + {A_TASK_HANDLING_CNTL,1, + "Task A: Task handling control"}, + {A_X_PORT_FORMATS_AND_CONF,1, + "Task A: X port formats and configuration"}, + {A_X_PORT_INPUT_REFERENCE_SIGNAL,1, + "Task A: X port input reference signal definition"}, + {A_I_PORT_OUTPUT_FORMATS_AND_CONF,1, + "Task A: I port output formats and configuration"}, + {A_HORIZ_INPUT_WINDOW_START,2, + "Task A: Horizontal input window start"}, + {A_HORIZ_INPUT_WINDOW_LENGTH,2, + "Task A: Horizontal input window length"}, + {A_VERT_INPUT_WINDOW_START,2, + "Task A: Vertical input window start"}, + {A_VERT_INPUT_WINDOW_LENGTH,2, + "Task A: Vertical input window length"}, + {A_HORIZ_OUTPUT_WINDOW_LENGTH,2, + "Task A: Horizontal output window length"}, + {A_VERT_OUTPUT_WINDOW_LENGTH,2, + "Task A: Vertical output window length"}, + + /* Task A: FIR filtering and prescaling */ + {A_HORIZ_PRESCALING,1, + "Task A: Horizontal prescaling"}, + {A_ACCUMULATION_LENGTH,1, + "Task A: Accumulation length"}, + {A_PRESCALER_DC_GAIN_AND_FIR_PREFILTER,1, + "Task A: Prescaler DC gain and FIR prefilter"}, + /* 0xa3 - Reserved */ + {A_LUMA_BRIGHTNESS_CNTL,1, + "Task A: Luminance brightness control"}, + {A_LUMA_CONTRAST_CNTL,1, + "Task A: Luminance contrast control"}, + {A_CHROMA_SATURATION_CNTL,1, + "Task A: Chrominance saturation control"}, + /* 0xa7 - Reserved */ + + /* Task A: Horizontal phase scaling */ + {A_HORIZ_LUMA_SCALING_INC,2, + "Task A: Horizontal luminance scaling increment"}, + {A_HORIZ_LUMA_PHASE_OFF,1, + "Task A: Horizontal luminance phase offset"}, + /* 0xab - Reserved */ + {A_HORIZ_CHROMA_SCALING_INC,2, + "Task A: Horizontal chrominance scaling increment"}, + {A_HORIZ_CHROMA_PHASE_OFF,1, + "Task A: Horizontal chrominance phase offset"}, + /* 0xaf - Reserved */ + + /* Task A: Vertical scaling */ + {A_VERT_LUMA_SCALING_INC,2, + "Task A: Vertical luminance scaling increment"}, + {A_VERT_CHROMA_SCALING_INC,2, + "Task A: Vertical chrominance scaling increment"}, + {A_VERT_SCALING_MODE_CNTL,1, + "Task A: Vertical scaling mode control"}, + /* 0xb5-0xb7 - Reserved */ + {A_VERT_CHROMA_PHASE_OFF_00,1, + "Task A: Vertical chrominance phase offset '00'"}, + {A_VERT_CHROMA_PHASE_OFF_01,1, + "Task A: Vertical chrominance phase offset '01'"}, + {A_VERT_CHROMA_PHASE_OFF_10,1, + "Task A: Vertical chrominance phase offset '10'"}, + {A_VERT_CHROMA_PHASE_OFF_11,1, + "Task A: Vertical chrominance phase offset '11'"}, + {A_VERT_LUMA_PHASE_OFF_00,1, + "Task A: Vertical luminance phase offset '00'"}, + {A_VERT_LUMA_PHASE_OFF_01,1, + "Task A: Vertical luminance phase offset '01'"}, + {A_VERT_LUMA_PHASE_OFF_10,1, + "Task A: Vertical luminance phase offset '10'"}, + {A_VERT_LUMA_PHASE_OFF_11,1, + "Task A: Vertical luminance phase offset '11'"}, + + /* Task B definition: B_TASK_HANDLING_CNTL to B_VERT_LUMA_PHASE_OFF_11 */ + /* Task B: Basic settings and acquisition window definition */ + {B_TASK_HANDLING_CNTL,1, + "Task B: Task handling control"}, + {B_X_PORT_FORMATS_AND_CONF,1, + "Task B: X port formats and configuration"}, + {B_INPUT_REFERENCE_SIGNAL_DEFINITION,1, + "Task B: Input reference signal definition"}, + {B_I_PORT_FORMATS_AND_CONF,1, + "Task B: I port formats and configuration"}, + {B_HORIZ_INPUT_WINDOW_START,2, + "Task B: Horizontal input window start"}, + {B_HORIZ_INPUT_WINDOW_LENGTH,2, + "Task B: Horizontal input window length"}, + {B_VERT_INPUT_WINDOW_START,2, + "Task B: Vertical input window start"}, + {B_VERT_INPUT_WINDOW_LENGTH,2, + "Task B: Vertical input window length"}, + {B_HORIZ_OUTPUT_WINDOW_LENGTH,2, + "Task B: Horizontal output window length"}, + {B_VERT_OUTPUT_WINDOW_LENGTH,2, + "Task B: Vertical output window length"}, + + /* Task B: FIR filtering and prescaling */ + {B_HORIZ_PRESCALING,1, + "Task B: Horizontal prescaling"}, + {B_ACCUMULATION_LENGTH,1, + "Task B: Accumulation length"}, + {B_PRESCALER_DC_GAIN_AND_FIR_PREFILTER,1, + "Task B: Prescaler DC gain and FIR prefilter"}, + /* 0xd3 - Reserved */ + {B_LUMA_BRIGHTNESS_CNTL,1, + "Task B: Luminance brightness control"}, + {B_LUMA_CONTRAST_CNTL,1, + "Task B: Luminance contrast control"}, + {B_CHROMA_SATURATION_CNTL,1, + "Task B: Chrominance saturation control"}, + /* 0xd7 - Reserved */ + + /* Task B: Horizontal phase scaling */ + {B_HORIZ_LUMA_SCALING_INC,2, + "Task B: Horizontal luminance scaling increment"}, + {B_HORIZ_LUMA_PHASE_OFF,1, + "Task B: Horizontal luminance phase offset"}, + /* 0xdb - Reserved */ + {B_HORIZ_CHROMA_SCALING,2, + "Task B: Horizontal chrominance scaling"}, + {B_HORIZ_PHASE_OFFSET_CRHOMA,1, + "Task B: Horizontal Phase Offset Chroma"}, + /* 0xdf - Reserved */ + + /* Task B: Vertical scaling */ + {B_VERT_LUMA_SCALING_INC,2, + "Task B: Vertical luminance scaling increment"}, + {B_VERT_CHROMA_SCALING_INC,2, + "Task B: Vertical chrominance scaling increment"}, + {B_VERT_SCALING_MODE_CNTL,1, + "Task B: Vertical scaling mode control"}, + /* 0xe5-0xe7 - Reserved */ + {B_VERT_CHROMA_PHASE_OFF_00,1, + "Task B: Vertical chrominance phase offset '00'"}, + {B_VERT_CHROMA_PHASE_OFF_01,1, + "Task B: Vertical chrominance phase offset '01'"}, + {B_VERT_CHROMA_PHASE_OFF_10,1, + "Task B: Vertical chrominance phase offset '10'"}, + {B_VERT_CHROMA_PHASE_OFF_11,1, + "Task B: Vertical chrominance phase offset '11'"}, + {B_VERT_LUMA_PHASE_OFF_00,1, + "Task B: Vertical luminance phase offset '00'"}, + {B_VERT_LUMA_PHASE_OFF_01,1, + "Task B: Vertical luminance phase offset '01'"}, + {B_VERT_LUMA_PHASE_OFF_10,1, + "Task B: Vertical luminance phase offset '10'"}, + {B_VERT_LUMA_PHASE_OFF_11,1, + "Task B: Vertical luminance phase offset '11'"}, + + /* second PLL (PLL2) and Pulsegenerator Programming */ + { LFCO_PER_LINE, 1, + "LFCO's per line"}, + { P_I_PARAM_SELECT,1, + "P-/I- Param. Select., PLL Mode, PLL H-Src., LFCO's per line"}, + { NOMINAL_PLL2_DTO,1, + "Nominal PLL2 DTO"}, + {PLL_INCREMENT,1, + "PLL2 Increment"}, + {PLL2_STATUS,1, + "PLL2 Status"}, + {PULSGEN_LINE_LENGTH,1, + "Pulsgen. line length"}, + {PULSE_A_POS_LSB_AND_PULSEGEN_CONFIG,1, + "Pulse A Position, Pulsgen Resync., Pulsgen. H-Src., Pulsgen. line length"}, + {PULSE_A_POS_MSB,1, + "Pulse A Position"}, + {PULSE_B_POS,2, + "Pulse B Position"}, + {PULSE_C_POS,2, + "Pulse C Position"}, + /* 0xfc to 0xfe - Reserved */ + {S_PLL_MAX_PHASE_ERR_THRESH_NUM_LINES,1, + "S_PLL max. phase, error threshold, PLL2 no. of lines, threshold"}, +}; +#endif |